EVGA

Hot!TSMC Plans to Put a Trillion Transistors on a Single Package by 2030

Author
rjohnson11
EVGA Forum Moderator
  • Total Posts : 84417
  • Reward points : 0
  • Joined: 2004/10/05 12:44:35
  • Location: Netherlands
  • Status: offline
  • Ribbons : 85
2023/12/27 08:53:28 (permalink)
https://www.techpowerup.com/317146/tsmc-plans-to-put-a-trillion-transistors-on-a-single-package-by-2030
 
During the recent IEDM conference, TSMC previewed its process roadmap for delivering next-generation chip packages packing over one trillion transistors by 2030. This aligns with similar long-term visions from Intel. Such enormous transistor counts will come through advanced 3D packaging of multiple chipsets. But TSMC also aims to push monolithic chip complexity higher, ultimately enabling 200 billion transistor designs on a single die. This requires steady enhancement of TSMC's planned N2, N2P, N1.4, and N1 nodes, which are slated to arrive between now and the end of the decade. While multi-chipset architectures are currently gaining favor, TSMC asserts both packaging density and raw transistor density must scale up in tandem. Some perspective on the magnitude of TSMC's goals include NVIDIA's 80 billion transistor GH100 GPU—among today's largest chips, excluding wafer-scale designs from Cerebras.

Yet TSMC's roadmap calls for more than doubling that, first with over 100 billion transistor monolithic designs, then eventually 200 billion. Of course, yields become more challenging as die sizes grow, which is where advanced packaging of smaller chiplets becomes crucial. Multi-chip module offerings like AMD's MI300X and Intel's Ponte Vecchio already integrate dozens of tiles, with PVC having 47 tiles. TSMC envisions this expansion to chip packages housing more than a trillion transistors via its CoWoS, InFO, 3D stacking, and many other technologies. While the scaling cadence has recently slowed, TSMC remains confident in achieving both packaging and process breakthroughs to meet future density demands. The foundry's continuous investment ensures progress in unlocking next-generation semiconductor capabilities. But physics ultimately dictates timelines, no matter how aggressive the roadmap.
 
 
One trillion transistors is going to be an enormous achievement.  
 


AMD Ryzen 9 7950X,  Corsair Mp700 Pro M.2, 64GB Corsair Dominator Titanium DDR5  X670E Steel Legend, MSI RTX 4090 Associate Code: H5U80QBH6BH0AXF. I am NOT an employee of EVGA

#1

2 Replies Related Threads

    Nereus
    Captain Goodvibes
    • Total Posts : 18140
    • Reward points : 0
    • Joined: 2009/04/09 20:05:53
    • Location: Brooklyn, NYC.
    • Status: offline
    • Ribbons : 58
    Re: TSMC Plans to Put a Trillion Transistors on a Single Package by 2030 2023/12/29 18:53:14 (permalink)
     
    Insane.
     


      BUILD 1 2   |   MINI-ITX BUILD   |   MODSRIGS $1K WIN   |   HEATWARE 111-0-0 

    #2
    Flybye
    FTW Member
    • Total Posts : 1198
    • Reward points : 0
    • Joined: 2006/11/17 23:55:10
    • Location: Miami (Cuba v2.1)
    • Status: offline
    • Ribbons : 4
    Re: TSMC Plans to Put a Trillion Transistors on a Single Package by 2030 2024/01/07 05:57:33 (permalink)
    Imagine ENIAC's inventors looking down from where ever they are at the insane advancements. J. Presper Eckert passed away in 1995. You can almost imagine his amazement at the capabilities of the CPUs in the 90s when compared to when he had worked on the ENIAC.

    Gaming thing
    i9-12900KF @ 5.20GHz
    EVGA: Z690 Classified - RTX 3080 FTW3 Ultra - Supernova 1200w P3 - DG-75
    32GBs Corsair Dominator DDR5 @ 6800 - Seagate: .5TB, 1TB M.2s, HD 4TB
    Sony CRT 24" GDM-FW900 16:10 - DangerDen (RIP) Goodies: 2x120mm Rad & D5 + Primochill stuff
    #3
    Jump to:
  • Back to Mobile