EVGA

Applied Materials Breakthrough in Chip Wiring Enables Logic Scaling to 3nm and Beyond

Author
rjohnson11
EVGA Forum Moderator
  • Total Posts : 102262
  • Reward points : 0
  • Joined: 2004/10/05 12:44:35
  • Location: Netherlands
  • Status: offline
  • Ribbons : 84
2021/06/18 08:27:10 (permalink)
Applied Materials Breakthrough in Chip Wiring Enables Logic Scaling to 3nm and Beyond | TechPowerUp
 
Applied Materials, Inc. today unveiled a new way to engineer the wiring of advanced logic chips that enables scaling to the 3 nm node and beyond. While size reduction benefits transistor performance, the opposite is true in the interconnect wiring: smaller wires have greater electrical resistance which reduces performance and increases power consumption. Without a materials engineering breakthrough, interconnect via resistance would increase by a factor of 10 from the 7 nm node to the 3 nm node, negating the benefits of transistor scaling.

Applied Materials has developed a new materials engineering solution called the Endura Copper Barrier Seed IMS. It is an Integrated Materials Solution that combines seven different process technologies in one system under high vacuum: ALD, PVD, CVD, copper reflow, surface treatment, interface engineering and metrology. The combination replaces conformal ALD with selective ALD, eliminating a high-resistivity barrier at the via interface. The solution also includes copper reflow technology that enables void free gap fill in narrow features. Electrical resistance at the via contact interface is reduced by up to 50 percent, improving chip performance and power consumption, and enabling logic scaling to continue to 3 nm and beyond.
 
"A smartphone chip has tens of billions of copper interconnects, and wiring already consumes a third of the chip's power," said Prabu Raja, Senior Vice President and General Manager of the Semiconductor Products Group at Applied Materials. "Integrating multiple process technologies in vacuum allows us to reengineer materials and structures so that consumers can have more capable devices and longer battery life. This unique, integrated solution is designed to accelerate the performance, power and area-cost roadmaps of our customers."

The Endura Copper Barrier Seed IMS system is now being used by leading foundry-logic customers worldwide. Additional information about the system and other innovations for logic scaling will be discussed at Applied's 2021 Logic Master Class being held today.
 
A fantastic achievement which should help reduce wasted power. 
 
 


AMD Ryzen 9 7950X,  Corsair Mp700 Pro M.2, 64GB Corsair Dominator Titanium DDR5  X670E Steel Legend, MSI RTX 4090 Associate Code: H5U80QBH6BH0AXF. I am NOT an employee of EVGA

#1

1 Reply Related Threads

    pol-delta
    New Member
    • Total Posts : 62
    • Reward points : 0
    • Joined: 2021/06/14 16:19:48
    • Status: offline
    • Ribbons : 0
    Re: Applied Materials Breakthrough in Chip Wiring Enables Logic Scaling to 3nm and Beyond 2021/06/18 16:43:56 (permalink)
    The first PC I built had an Athlon XP, which was 130nm scale. Not even 20 years later, they're talking about 3nm. Barely seems real.

    AMD 3900x
    32GB RAM
    EVGA GeForce GTX 650 Ti 2GB
    #2
    Jump to:
  • Back to Mobile